Patterned $p$-Doping of InAs Nanowires by Gas-Phase Surface Diffusion of Zn

Alexandra C. Ford, Steven Chuang, Johnny C. Ho, Yu-Lun Chueh, Zhiyong Fan, Ali Javey*

Department of Electrical Engineering and Computer Sciences, University of California at Berkeley, Berkeley, CA, 94720, USA.

Materials Sciences Division, Lawrence Berkeley National Laboratory, Berkeley, CA 94720, USA.

Berkeley Sensor and Actuator Center, University of California at Berkeley, Berkeley, CA, 94720, USA.

* Corresponding author: ajavey@eecs.berkeley.edu

ABSTRACT –
Gas phase $p$-doping of InAs nanowires with Zn atoms is demonstrated as an effective route for enabling post-growth dopant profiling of nanostructures. The versatility of the approach is demonstrated by the fabrication of high performance gated diodes and $p$-MOSFETs. High Zn concentrations with electrically active content of $\sim1\times10^{19} \text{ cm}^{-3}$ are achieved which is essential for compensating the electron-rich surface layers of InAs to enable heavily $p$-doped structures. This work could have important practical implications for the fabrication of planar and non-planar devices based on InAs and other III-V nanostructures which are not compatible with conventional ion implantation processes that often cause severe lattice damage with local stoichiometry imbalance.
In the endless trend to shrink transistor dimensions to increase density and performance, planar devices are reaching the threshold for many desirable device characteristics.\textsuperscript{1} To this end, many other novel transistor structures are being explored. In particular, much research has been devoted to transistors with nanowire (NW) channels due to their excellent electrostatic properties.\textsuperscript{2,3} One very promising semiconductor for NW devices is InAs, due to its excellent electron mobilities,\textsuperscript{4,5,6} and ease of nanoscale, metal ohmic contact formation to the conduction band via solid source reactions.\textsuperscript{7} However, there remain many challenges to be addressed with InAs NW device fabrication. Specifically, one fabrication issue that requires attention is the dopant profiling of InAs NWs. P-type doping of InAs NWs is particularly challenging given the surface electron-rich layer that causes the surface Fermi level to be pinned in the conduction band for an undoped NW. Although techniques such as in-situ doping during the growth have been previously reported for NWs,\textsuperscript{8,9,10} post-growth patterned doping is desired for most device fabrication schemes. Notably, conventional ion-implantation techniques are not compatible with nanoscale InAs semiconductors due to the severe crystal damage induced during the implantation process resulting in In atom clustering which cannot be fixed by a subsequent annealing process. In that regard, surface doping processes are highly attractive.\textsuperscript{11,12,13} To address this need, here, we report patterned $p$-doping of InAs NWs with Zn atoms by using a post-growth, surface doping approach. The versatility of the approach is demonstrated by configuring the doped NWs into various device structures, including $p^+\!-\!n$ diodes, and $p$-MOSFETs.

InAs NWs used in this work were grown using the vapor-liquid-solid (VLS) method by chemical vapor deposition in a two-zone tube furnace using solid InAs powder source. As previously described, a 0.5 nm thick Ni film was annealed at 800 °C for 10 min to create nanoparticles that serve as catalysts.\textsuperscript{14} A substrate temperature of 490 °C, source temperature of
720 °C, pressure of 5 torr with H\textsubscript{2} carrier gas (200 SCCM flow rate) were used. The grown NWs were harvested by sonication in anhydrous ethanol and dropcasted on Si substrates. To \textit{p}-dope the NWs with Zn atoms, the samples were placed in a tube furnace with solid Zn powder used as the source. The NW substrate and Zn source were placed \textasciitilde6 cm apart with the furnace temperature set at 400-415 °C for 1 min (as counted from temperature stabilization time). A chamber pressure of 650 torr with Ar atmosphere was used. To achieve patterned doping, a SiO\textsubscript{2} mask was deposited to partially cover the NWs on substrates. The diffusion length of Zn atoms can be approximated as \(2\sqrt{Dt}\), where \(D\) is the diffusion coefficient and \(t\) is the diffusion time. A diffusion coefficient \(D \sim 1.4\times10^{-12}\) cm\(^2\)/s at 400 °C for Zn in InAs bulk substrates is reported in the literature.\(^{15}\) Given this diffusion coefficient value, a diffusion length of \(\sim180\) nm is estimated for \(t=1\) min used in our experiments. This indicates that under our process conditions, InAs NWs are fully doped across their diameter (i.e., \(d < \) diffusion length), but that Zn atoms are unable to diffuse far along the length of the NW or underneath the SiO\textsubscript{2} mask once incorporated into the NW. This is an important requirement for the fabrication of \textit{p-n} junctions. This diffusion length is relatively small given that our devices are long channel devices with channel lengths of \(L=6-10\ \mu\text{m}\). In the future, shorter annealing times can be explored to further reduce the diffusion length, as needed for short channel devices.\(^{12}\) It should be noted that the diffusion parameters used for this analysis are for the bulk substrates as there are no values reported for the NW system. In the future, detailed studies of dopant diffusion in various NW systems are needed to enable more accurate understanding of the process.

Low-resolution and high-resolution TEM images of a Zn-doped InAs NW are shown in Fig. 1a&b. The high resolution TEM image shows the single-crystalline and defect-free nature of the doped InAs NW for which two planes, (222) and (220), are indexed. The diffraction
pattern is shown in the inset with a [112] zone axis. Figure 1c shows the energy dispersion spectroscopy (EDS) quantitative analysis of a Zn-doped InAs NW for which the elemental composition of ~5 at. % Zn can be identified. Given the atomic density of $1.8 \times 10^{22} \text{ cm}^{-3}$ for InAs, this corresponds to a Zn concentration of $[\text{Zn}] \sim 9 \times 10^{20} \text{ cm}^{-3}$. It should be noted that this concentration is over an order of magnitude higher than the $[\text{Zn}] \sim 3 \times 10^{19} \text{ cm}^{-3}$ reported in the literature for bulk InAs using a diffusion temperature of 500 °C. This may be the result of a fraction of the Zn atoms remaining on the surface of the NWs or that the NW system exhibits a higher solid solubility limit as compared to the bulk.

To characterize the electrically active content of Zn dopant atoms, various device structures were fabricated and tested. In one case, back-gated devices were fabricated by photolithography on the dropcasted NW substrates ($\rho^+\text{Si} / 50 \text{ nm SiO}_2$) to define source (S) and drain (D). Ni was then thermally-evaporated into the S/D regions to form contacts. The inset in Fig. 2a shows a representative scanning electron microscope (SEM) image of such a back-gated NW device. Long channel lengths, $L=6-10 \mu\text{m}$, are used to make sure that transport of carriers is in the diffusive, as opposed to ballistic or quasi-ballistic regime. This enables the extraction of intrinsic transport properties, such as carrier mobility. The $I-V$ characteristics of a representative as-grown InAs NW and blank (i.e. unpatterned) Zn-doped InAs NW are shown in Figure 2. The as-grown InAs NW is n-type due to the high electron concentration that results from surface fixed charges and local imbalances in stoichiometry. As previously discussed, there is a linear dependence of the device resistance on channel length, establishing that the Ni source/drain contacts to the conduction band of as-grown InAs NWs are ohmic. The as-grown NW exhibits an $ON$ current of $\sim 4.4 \mu\text{A}$ at $V_{DS} = 0.5\text{V}$, $I_{ON}/I_{OFF} > 10^4$, and field-effect mobility of $4400 \text{ cm}^2/\text{Vs}$ for channel length $L = 8 \mu\text{m}$ and NW diameter $d = 27 \text{ nm}$, consistent with the previously
The doped InAs NWs using the described process conditions are $p^+$ due to heavy Zn doping, exhibiting an ON current of $\sim 0.4$ µA at $V_{DS} = 0.5$V with minimal gate dependence (Fig. 2b). The linear behavior of the $I_{DS}$-$V_{DS}$ plot (Fig. 2b inset) confirms that the contacts to the $p^+$ NW are near ohmic. This is primarily due to the thinning of the Schottky barriers at the contacts to the valence band of NWs arising from the heavy Zn doping. From the $I_{DS}$-$V_{GS}$ characteristics, a hole field-effect mobility of $\sim 30$ cm$^2$/Vs for a NW diameter of $d \sim 30$ nm is estimated. This field-effect mobility is reasonable given that the hole Hall mobility of bulk InAs substrates for a doping concentration of $\sim 1 \times 10^{19}$ cm$^{-3}$ acceptors is $\sim 100$ cm$^2$/Vs at room temperature and that the measured Hall mobility is always larger than the extracted field-effect mobility.$^{17,18}$ Using the conductance $G \sim 6 \times 10^{-7}$ S and $d \sim 30$ nm, the resistivity, $\rho \sim 0.02$ Ω-cm is estimated for the doped NW. From $\rho$ and $\mu$, the electrically-active [$Zn$] is estimated to be $\sim 1 \times 10^{19}$ cm$^{-3}$. This high electrically-active [$Zn$] corresponds to degenerate doping, with the Fermi level $E_F$ located $\sim 0.024$ eV below the valence band edge $E_v$. This electrically active Zn concentration is consistent with those reported for various dopants in bulk InAs substrates.$^{19,20}$ While most ($\sim 70\%$) NWs exhibited $p^+$ behavior (minimal gate dependence) for doping temperatures of $\geq 400$ °C, some ($\sim 30\%$) NWs exhibited lightly p-type or ambipolar behavior. For doping temperatures $< 400$ °C, roughly half of the NWs were ambipolar while the other half remained n-type. For the $p^+$ NWs, there was sufficient Zn doping to fully compensate the high intrinsic electron concentration, especially at the surface. However, for the ambipolar NWs, it is likely that the core of the NW is doped p-type while the high surface electron concentration “shell” remains n-type. This observation is especially expected for lower diffusion temperatures which effectively lowers the diffusion rate and the solid solubility limit of Zn.
For comparison, InAs NWs were also doped using Zn ion-implantation. Ion implantation energy of ~ 35 keV with dopant areal dose of $3.5 \times 10^{12}$ - $3.5 \times 10^{13}$ cm$^{-2}$ were used, followed by thermal annealing at 375 °C for 30 min. Scanning electron microscopy (SEM) clearly indicates that the NW surfaces are severely damaged by the ion implantation, and in some cases, the NWs were even broken with damage being the most apparent for the highest dopant dose of $3.5 \times 10^{13}$ cm$^{-2}$ (See Supporting Information, Figure S1). Furthermore, back-gated devices fabricated from the Zn ion-implanted InAs NWs remained n-type with degraded ON currents and did not turn off, even after thermal annealing (See Supporting Information, Figure S2), suggesting that the incorporated dopants are not electrically active and that the damage to the NW lattice degraded the electrical properties and enhanced the leakage currents. The failure of the Zn ion-implantation approach to produce defect-free p-type NWs highlights the importance of the Zn surface doping scheme presented in this work for compound semiconductor nanostructures.

In order to show the versatility of the presented doping approach, various NW device structures involving dopant profiling were fabricated and tested. In one example, back-gated diodes were fabricated by patterned Zn doping of InAs NWs. The process flow is shown in Fig. 3a. First, 60 nm of Si$_3$N$_4$ was grown by PECVD on $p^+$ Si substrates. As-grown InAs NWs were then dropcasted on the nitride substrate and 70 nm electron-beam evaporated SiO$_2$ was deposited on photolithographically patterned regions to cover parts of the NWs, followed by lift-off of the resist. In this case, the evaporated SiO$_2$ served as the diffusion mask during the doping process. The NW substrates were then Zn-doped by the gas-phase surface doping process, with only the unmasked segments of the NWs exposed to Zn dopants. Ni contacts were then made to the Zn-doped segments of the NWs by photolithography and thermal evaporation. A final photolithography step, followed by etching in 50:1 HF to remove the SiO$_2$ mask and a
subsequent Ni thermal evaporation were applied to contact the undoped regions (i.e., as-grown, 
$n$-type) of the NWs. The $I$-$V$ behavior of a representative diode is shown in Figure 3b. Here, $L \sim 7$ $\mu$m and $d \sim 28$ nm. A rectifying behavior is observed for $V_{BG} > 0$. On the other hand, the 
device is insulating for $V_{BG} \leq 0$. This, along with the $I_{DS}$-$V_{GS}$ curves of Figure 1, indicates that 
the Zn-doped region of the NW is in fact $p^+$ and is always in the hole accumulation mode, while 
the $n$-type region is being modulated by the back-gate. The $n$-type segment becomes fully 
depleted for $V_{BG} \leq 0$, but turns to the accumulation mode for $V_{BG} > 0$ and $V_{DS} > 0$. The ideality 
factor of the $p^+$-$n$ diode shown in Fig. 3b is $\sim 1.5$, with the fit to the ideal diode equation indicated 
by the dotted line in the logscale inset. Notably, the process is also compatible with bulk InAs 
substrates with the NW and bulk diodes fabricated using the same approach, exhibiting similar 
properties (See Supporting Information, Figure S3).

Next, back-gated InAs NW $p$-MOSFETs were fabricated utilizing the gas phase Zn-doping to define the $p^+$ S/D contacts, with a schematic of the process shown in Fig. 4a. Briefly, 
undoped InAs NWs were dropcasted on $p^+$Si/SiO$_2$ (50 nm thermally grown) substrates and photolithography was used to pattern SiO$_2$ ($\sim 70$ nm thick) mask regions on top of the NWs. NW substrates were then Zn-doped as previously described. The exposed nanowire ends were made $p^+$ while the NW segment under the SiO$_2$ mask remained undoped. Photolithography and thermal evaporation were then employed to form the Ni contacts on the $p^+$ S/D regions. The heavily doped Si substrate was used as the global back gate with a gate dielectric thickness of $\sim 50$ nm SiO$_2$.

The $I$-$V$ characteristics of a representative InAs NW $p$-MOSFET is shown in Fig. 4b&d, with an SEM image of a representative device as the inset in Fig. 4d. The $p$-MOSFET has $I_{ON} \sim 0.17$ $\mu$A and $I_{OFF} \sim 0.1$ nA at $V_{DS} = 0.5$V, with an $I_{ON}/I_{OFF} > 10^3$. The threshold voltage $V_t$ is
shifted to a positive voltage, likely as a result of fixed oxide and interface trapped charge states at the interface of the NW $n$-segment and the evaporated SiO$_2$ mask. The field-effect mobility as a function of $V_{GS}$ is shown in Fig. 4c, with a peak hole mobility of $\sim 60$ cm$^2$/Vs. The hole mobility for InAs NWs is significantly lower than the electron mobility as expected. This mobility is $\sim 9x$ lower than the Hall mobility of $\sim 450$ cm$^2$/Vs reported for lightly doped, p-type InAs bulk substrates. The difference may be due to surface scattering and contact resistance associated with the field-effect mobility extractions. The $I-V$ behavior of the patterned Zn-doped $p$-MOSFET is in distinct contrast to the behavior of the blank Zn-doped NW device shown in Figure 2b which exhibits minimal gate dependence. Furthermore, in contrast to the blank doped $p^+$ NW devices where the entire doped NW serves as the “channel” material, the $p$-MOSFET exhibits a higher hole mobility ($\sim 2x$ higher) since the channel is undoped resulting in minimal impurity scattering.

In conclusion, we have demonstrated an equilibrium-based method to heavily $p$-dope InAs NWs by gas-phase surface diffusion of Zn. Blank Zn-doped InAs NW devices exhibit minimal gate dependence, with a high electrically active dopant concentration of $\sim 1x10^{19}$ cm$^{-3}$. By using a patterned doping scheme, diodes with ideality factors of $\sim 1.5$ are fabricated with electrical characteristics confirming one-sided junction formation arising from the heavily Zn doped regions. Finally, InAs NW $p$-MOSFETs with $I_{ON}/I_{OFF} > 10^3$ and hole field-effect mobility $\mu \sim 60$ cm$^2$/Vs are achieved, demonstrating the effectiveness of our patterned doping technique. While InAs $p$-MOSFETs are not ideal devices due to the low hole mobility of InAs, this work shows the versatility and the effectiveness of the presented doping approach for fabrication of complex device structures. This process scheme is highly promising for the future fabrication of
high speed diodes and low power tunneling field-effect transistors based on InAs nanostructures which are not compatible with conventional ion implantation processes.

**Acknowledgement**

We are grateful to P. Stone and Prof. O. Dubon for help with ion implantation control experiments and insightful discussions. This work was financially supported by Intel Corporation, NSF grant #0826145, MARCO/MSD, NSF COINS, and BSAC. The nanowire synthesis was supported by a Laboratory Directed Research and Development Project from Lawrence Berkeley National Laboratory. J. C. H. acknowledges an Intel Graduate Fellowship. Device fabrication was performed at the Berkeley Microlab facility.

**Supporting Information Available:**

SEM images and electrical characteristics of Zn ion-implanted InAs NWs used as controlled experiments, and the bulk InAs diodes fabricated by the gas-phase surface diffusion of Zn. These materials are available free of charge via the Internet at http://pubs.acs.org.
Figure Captions

Figure 1. (a) Low-resolution and (b) high-resolution TEM images of a Zn-doped InAs NW with diffraction pattern shown in the inset. (c) EDS analysis of a Zn-doped InAs NW, depicting an elemental composition of ~5 at. % Zn.

Figure 2. The $I_{DS}-V_{GS}$ characteristics of a representative (a) as-grown InAs NW with false-color SEM image of a representative device shown in the inset and (b) blank (i.e. un-patterned) Zn-doped InAs NW with $I_{DS}-V_{DS}$ plot for $V_{GS}=0$ shown in inset. The heavily doped Si substrate is used as the global back gate with a gate dielectric thickness of 50 nm SiO$_2$.

Figure 3. (a) The process flow for the fabrication of back-gated InAs NW diodes. (b) The $I-V$ behavior of a representative diode as a function of the back-gate voltage, $V_{BG}$. The inset shows the logscale plot for $V_{BG}=5V$ and the fit to the ideal diode equation indicated by the dotted line.

Figure 4. (a) A schematic of the fabrication process scheme for back-gated InAs NW $p$-MOSFETs. (b) The $I_{DS}-V_{GS}$ behavior of a representative $p$-MOSFET with the logscale plot shown in the inset. (c) Hole field-effect mobility of the device as a function of the back gate voltage. (d) The output characteristics of the same NW $p$-MOSFET with false-color SEM image of a representative $p$-MOSFET shown in inset.
References


Figure 1

(a) Zn-doped InAs NW

(b) 

(c)
Figure 2

(a) $I_{DS} (\mu A)$ vs $V_{GS} (V)$ for different $V_D$ (0.1 V, 0.3 V, 0.5 V)

(b) $I_{DS} (\mu A)$ vs $V_{GS} (V)$ for different $V_D$ (0.1 V, 0.3 V, 0.5 V)

Inset: $I_{DS}$ vs $V_{GS}$ for $V_{DS} = 0$
Figure 3

(a) 1. Zn gas-phase doping
2. Contact to p+ region

(b) $I_{DS}$ vs $V_{DS}$ for different $V_{BG}$

$V_{BG} = 5V$
$V_{BG} = 0V$
$V_{BG} = -5V$

$L = 7 \mu m$
$d = 28 \text{ nm}$
Figure 4

(a) Schematic diagram of the fabrication process of the InAs NW device. The process involves:
2. Ni contact formation.

(b) $I_{DS}$ vs. $V_{GS}$ characteristics for different $V_{DS}$ values. The inset shows $I_{DS}$ vs. $V_{GS}$ for $V_{DS}=0.5$ V.

(c) Field-Effect Mobility ($\mu_{FE}$) vs. $V_{GS}$ plot.

(d) $I_{DS}$ vs. $V_{DS}$ characteristics for different $V_{GS}$ values. The inset shows a cross-sectional view of the device structure.
TOC Figure

1. Zn gas-phase doping of S/D
2. Ni contact formation

Ni (S) p+ n p+ Ni (D)

\[ I_{DS} (\mu \text{A}) \]

\[ V_{GS} (\text{V}) \]

0.5 V 0.3 V 0.1 V

InAs NW p-MOSFET